# 2758 LOWPOWER, +5V 1Kx8 UV EPROM - Single +5V Power Supply - Simple Programming Requirements Single Location Programming Programs With One 50ms Pulse - Low Power Dissipation 525mW Max Active Power 132mW Max Standby Power - Fast Access Time: 450ns Max In Active and Standby Power Mode - Inputs and Outputs TTL Compatible During Read and Program - Three-State Outputs For or-Ties The Intel® 2758 is a 8192-bit ultraviolet erasable and electrically programmable read-only-memory (EPROM). The 2758 operates from a single 5V power supply, has a static power-down mode, and features fast, single address location programming. It makes designing with EPROMs faster, easier and more economical. The total programming time for all 8192 bits is 50 seconds. The 2758 has a static power-down mode which reduces the power dissipation without increasing access time. The maximum active power dissipation is 525 mW, while the maximum standby power dissipation is only 132 mW, a 75% savings. Power-down is achieved by applying a TTL-high signal to the PD/PGM input. A 2758 system may be designed for total upwards compatibility with Intel's 16K 2716 EPROM (see Applications Note 30). The 2758 maintains the simplest and fastest method yet devised for programming EPROMs — single pulse TTL-level programming. There is no need for high voltage pulsing because all programming controls are handled by TTL signals. Now it is possible to program on-board, in the system, in the field. Program any location at any time — either individually, sequentially, or at random, with the single address location programming. #### PIN CONFIGURATION | 1 | | parameter 1 | | |-------|----|-------------|-------------------| | A7 🗆 | 1 | 24 | □Vcc | | A6 🗆 | 2 | 23 | □ A8 | | A5 🗆 | 3 | 22 | A9 | | A4 🗆 | 4 | 21 | □ V <sub>PP</sub> | | Аз 🗆 | 5 | 20 | cs | | A2 🗆 | 6 | 19 | □AR | | A1 🗆 | 7 | 18 | DPD/PGM | | A0 🗆 | 8 | 17 | 07 | | 00 □ | 9 | 16 | 06 | | 01 디 | 10 | 15 | 05 | | 02 🗆 | 11 | 14 | 04 | | GND 🗆 | 12 | 13 | 03 | | 1. | | | | | | | 9. | | | | | | 4 | | 1 | | | 5 | | | 1 | | | #### PIN NAMES | A <sub>0</sub> -A <sub>9</sub> | ADDRESSES | |--------------------------------|---------------------------------| | PD/PGM | POWER DOWN/PROGRAM | | CS | CHIP SELECT | | 00-07 | OUTPUTS | | A <sub>R</sub> | SELECT REFERENCE<br>INPUT LEVEL | ## **MODE SELECTION** | PINS | PD/PGM<br>(18) | A <sub>R</sub> (19) | CS<br>(20) | V <sub>PP</sub> (21) | V <sub>CC</sub> (24) | OUTPUTS<br>(9-11, 13-17) | |-----------------|-------------------------------------------|---------------------|-----------------|----------------------|----------------------|--------------------------| | Read | V <sub>IL</sub> | VIL | V <sub>IL</sub> | +5 | +5 | D <sub>OUT</sub> | | Deselect | Don't Care | VIL | V <sub>IH</sub> | +5 | +5 | High Z | | Power Down | V <sub>IH</sub> | V <sub>IL</sub> | Don't<br>Care | +5 | +5 | High Z | | Program | Pulsed V <sub>IL</sub> to V <sub>IH</sub> | VIL | VIH | +25 | +5 | D <sub>IN</sub> . | | Program Verify | V <sub>IL</sub> | VIL | V <sub>IL</sub> | +25 | +5 | D <sub>out</sub> | | Program Inhibit | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | +25 | +5 | High Z | #### **BLOCK DIAGRAM** #### Absolute Maximum Ratings\* | Temperature Under Bias10°C to +80°C | |---------------------------------------------| | Storage Temperature65°C to +125°C | | All Input or Output Voltages with | | Respect to Ground +6V to -0.3V | | V <sub>PP</sub> Supply Voltage with Respect | | to Ground +28V to -0.3V | \*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **READ OPERATION** # D.C. and Operating Characteristics $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC}^{[1,2]} = +5V \pm 5\%$ , $V_{PP}^{[2]} = V_{CC} \pm 0.6V^{[3]}$ | Symbol | Parameter | | Limits | | | 0 11 | |---------------------------------|-----------------------------------|------|----------|---------------------|------|-------------------------------------------| | | | Min. | Тур. [4] | Max. | Unit | Conditions | | ILI | Input Load Current | | × | 10 | μΑ | V <sub>IN</sub> = 5.25V | | ILO | Output Leakage Current | | | 10 | μΑ | V <sub>OUT</sub> = 5.25V | | I <sub>PP1</sub> [2] | V <sub>PP</sub> Current | | | 5 | mA | V <sub>PP</sub> = 5.85V | | I <sub>CC1</sub> [2] | V <sub>CC</sub> Current (Standby) | | 10 | 25 | mA | $PD/PGM = V_{IH}, \overline{CS} = V_{IL}$ | | I <sub>CC2</sub> <sup>[2]</sup> | V <sub>CC</sub> Current (Active) | | 57 | 100 | mA | CS = PD/PGM = V <sub>IL</sub> | | A <sub>R</sub> [5] | Select Reference Input Level | -0.1 | | 0.8 | V | I <sub>IN</sub> = 10 μA | | V <sub>IL</sub> | Input Low Voltage | -0.1 | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.2 | | V <sub>CC</sub> + 1 | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | V | I <sub>OH</sub> = -400 μA | #### NOTES FOR PAGES 2 AND 3: - 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. - 2. Vpp may be connected directly to $V_{CC}$ except during programming. The supply current would then be the sum of $I_{CC}$ and $I_{PP1}$ . - 3. The tolerance of 0.6V allows the use of a driver circuit for switching the Vpp supply pin from VCC in read to 25V for programming. - 4. Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltages. - 5. A<sub>R</sub> is a reference voltage level which requires an input current of only 10 μA. The 2758 S1865 is also available which has a reference voltage level of V<sub>IH</sub> instead of V<sub>IL</sub>. - 6. This parameter is only sampled and is not 100% tested. - 7. tACC2 is referenced to PD/PGM or the addresses, whichever occurs last. # **Typical Characteristics** #### A.C. Characteristics $T_A = 0^{\circ}C \text{ to } 70^{\circ}C, \ V_{CC}^{[1]} = +5V \pm 5\%, \ V_{PP}^{[2]} = V_{CC} \pm 0.6V^{[3]}$ | Symbol | Parameter | Limits | | | | T 0 11:1 | |----------------------------------|-------------------------------|--------|---------|------|------|-----------------------------------| | | | Min. | Тур.[4] | Max. | Unit | Test Conditions | | t <sub>ACC1</sub> | Address to Output Delay | | 250 | 450 | ns | $PD/PGM = \overline{CS} = V_{IL}$ | | t <sub>ACC2</sub> <sup>[7]</sup> | PD/PGM to Output Delay | | 280 | 450 | ns | CS = V <sub>IL</sub> | | t <sub>CO</sub> | Chip Select to Output Delay | | | 120 | ns | PD/PGM = V <sub>IL</sub> | | tpF | PD/PGM to Output Float | 0 | | 100 | ns | $\overline{CS} = V_{IL}$ | | t <sub>DF</sub> | Chip Deselect to Output Float | 0 | | 100 | ns | PD/PGM = V <sub>IL</sub> | | t <sub>OH</sub> | Address to Output Hold | 0 | | | ns | $PD/PGM = \overline{CS} = V_{1L}$ | # Capacitance<sup>[6]</sup> $T_A = 25^{\circ}C$ , f = 1 MHz | Symbol | Parameter | Тур. | Max. | Unit | Conditions | |------------------|--------------------|------|------|------|-----------------------| | CIN | Input Capacitance | 4 | 6 | рF | V <sub>IN</sub> = 0V | | C <sub>OUT</sub> | Output Capacitance | 8 | 12 | pF | V <sub>OUT</sub> = 0V | NOTE: Please refer to page 2 for notes. # A.C. Test Conditions: Output Load: 1 TTL gate and $C_L = 100 \text{ pF}$ Input Rise and Fall Times: $\leq 20 \text{ ns}$ Input Rise and Fall Times: \$20 ns Input Pulse Levels: 0.8V to 2.2V Timing Measurement Reference Level: Inputs 1V and 2V Outputs 0.8V and 2V # **WAVEFORMS** #### A.C. Conditions of Test: | V <sub>CC</sub> | Input Pulse Levels | |----------------------------------------------|-------------------------------------------| | V <sub>PP</sub> | Input Timing Reference Level 1V and 2V | | Input Rise and Fall Times (10% to 90%) 20 ns | Output Timing Reference Level 0.8V and 2V | #### PROGRAMMING WAVEFORMS $V_{PP} = 25V \pm 1V, V_{CC} = 5V \pm 5\%$ NOTE: ALL TIMES SHOWN IN PARENTHESES ARE MINIMUM TIMES AND ARE $\mu SEC$ UNLESS OTHERWISE NOTED. #### Intel Corporation 3065 Bowers Avenue Santa Clara, California 95051 Tel: (408) 246-7501 TWX: 910-338-0026 TELEX: 34-6372 #### U.S. **REGIONAL SALES OFFICES** #### WESTERN CALIFORNIA Intel Corp.\* 1651 East 4th Street Suite 228 Santa Ana 92701 Tel: (714) 835-9642 TWX: 910-595-1114 # **EASTERN** оню Intel Corp.\* 8312 North Main Street Dayton 45415 Tel: (513) 890-5350 TELEX: 288-004 #### MID-WESTERN ILLINOIS Intel Corp.\* 1000 Jorie Boulevard Suite 224 Oakbrook 60521 Tel: (312) 325-9510 TWX: 910-651-5881 # **ATLANTIC** MASSACHUSETTS Intel Corp.\* 187 Billerica Road, Suite 14A Chelmsford 01824 Tel: (617) 256-6567 TWX: 710-343-6333 #### \*Field Application Location #### **OVERSEAS MARKETING OFFICES** # ORIENT JAPAN Intel Japan Corporation\* Flower Hill-Shinmachi East Bldg. 1-23-9, Shinmachi, Setagaya-ku Tokyo 154 Tel: (03) 426-9261 TELEX: 781-28426 # **EUROPE** BELGIUM Intel International\* Rue du Moulin à Papier 51-Boite 1 B-1160 Brussels Tel: (02) 660 30 10 TELEX: 24814